

# **Inside CHIPS Metrology: Research that Accelerates Innovation**



# **Our Speakers**





#### Ann Chariaramonti Debay

Materials Research Engineer

chiaramonti@nist.gov



Ran Tao Materials Scientist <u>ran.tao@nist.gov</u>



#### Joshua Martin

**NIST** Physicist

joshua.martin@nist.gov



#### Jeff Shainline

**NIST Staff Scientist** 

jeffrey.shainline@nist.gov

### **CHIPS for America Programs**



#### **\$39 billion** for manufacturing

Two component programs:

- 1. Attract large-scale investments in advanced technologies such as leading-edge logic and memory
- 2. Incentivize expansion of manufacturing capacity for mature and other types of semiconductors

#### **\$11 billion** for R&D

Four integrated programs to:

- 1. Conduct research and prototyping of advanced semiconductor technology
- 2. Strengthen semiconductor advanced test, assembly, and packaging
- 3. Enable advances in measurement science, standards, material characterization, instrumentation, testing, and manufacturing

Together with CHIPS initiatives from other agencies, including DOD, State, NSF, and Treasury

### **The CHIPS and Science Act**



#### How did we get here?

- Congress created a set of programs aimed at restoring U.S. leadership in semiconductor manufacturing and fostering growth in the microelectronics and semiconductor R&D ecosystem
- The CHIPS and Science Act strategy is informed by extensive engagement with semiconductor industry leaders and stakeholders across all fields
- NIST was selected as the bureau within DOC to house these new units



### **CHIPS R&D**



#### Vision

A vibrant and self-sustaining U.S. domestic semiconductor ecosystem that revitalizes American manufacturing, grows a skilled and diverse workforce, and leads the world in semiconductor research and innovation.

#### Mission

Accelerate the development and commercial deployment of foundational semiconductor technologies by establishing, connecting, and providing access to domestic tools, resources, workforce, and facilities.









#### **CHIPS for America**



To address gaps in the semiconductor ecosystem, CHIPS for America is investing in four overlapping entities, all of which include some aspect of workforce training.

These programs will share infrastructure, participants, and projects.

They will operate in coordination with each other, with the CHIPS for America manufacturing incentives program, and with microelectronics R&D programs supported by other U.S. federal agencies.





Metrology is **foundational** and fundamental for all CHIPS R&D.

Metrology **solutions are delivered** to industry stakeholders.

High-impact research areas **sourced from industry**.

Metrology technologies should reach **commercial scale**.









## **Engage with the CHIPS Metrology Program**



Opportunities are being created for industry, government partners, and academia to participate in CHIPS for America and the CHIPS Metrology Program.

#### **Collaborate with the Metrology Community**

- CHIPS Metrology will help to foster collaboration among the semiconductor community with focused groups based around each Grand Challenge
  - Members of the semiconductor space will have the chance to join webinars, in-person poster sessions, networking sessions, community chat
  - This is an opportunity to share knowledge with other stakeholders and learn about what other projects are working on
  - Visit chips.gov to join our email list and stay involved.



Join our email list!



### **METIS RFI**



#### What is METIS?

- The Metrology Exchange to Innovate in Semiconductors, or METIS, is a data exchange ecosystem developed by NIST that will give stakeholders access to CHIPS Metrology research results and serve to catalyze innovative breakthroughs in U.S. semiconductor manufacturing.
- METIS will make research and data available in a manner that guards intellectual property, protects U.S. security interests, is aligned with the approach used by NIST for access to research results, and is self-sustaining to meet future needs.



#### How to Provide Feedback

- Visit nist.gov/programs-projects/metis and follow the directions on how to provide feedback.
- The public comment period runs until January 31st, 2024.



## **Metrology Program Grand Challenges**





Adapted from CHIPS.1000

#### **CHIPS Metrology: How far we've come**



#### **Grand Challenge Funded Research Projects**

- Over **\$109 million** in funding has been provided to **29 approved research projects** over three Grand Challenges
  - GC2 Advanced Metrology for Future Microelectronics Manufacturing: **10 projects funded**
  - GC3 Enabling Metrology for Integrating Components in Advanced Packaging: 6 projects funded
  - GC4 Modeling and Simulating Semiconductor Materials, Designs, and Components: **13 projects funded**
- Current projects are helping to develop new measurement instruments, measurement methods, and measurement-informed models and simulations for advanced microelectronics design and manufacturing.
- Additional projects will be selected by the end of the year

#### Industry & Academia Collaboration

- Research teams have proposed several distinct industry collaborators to provide materials and software and/or conduct joint research with researchers
- Several collaborations with U.S. universities, nonprofit consortiums, research institutes, and associations related to the microelectronics industries have also been proposed

#### **Grand Challenge 2:**

Advanced Metrology for Future Microelectronics Manufacturing





https://nvlpubs.nist.gov/nistpubs/ CHIPS/NIST.CHIPS.1000.pdf



**The challenge:** Ensure that critical metrology advances are made to keep pace with cutting-edge and future microelectronics and semiconductor manufacturing, while maintaining a competitive U.S. advantage.



**The strategy:** Develop advanced physical and computational metrology adaptable to next-generation manufacturing of advanced complex, integrated technologies and systems.

**The path forward:** Conduct activities in critical areas to develop innovative, cost-effective metrology applicable to 3D device and next-generation manufacturing, including tools and methods in the following critical areas:

- Properties of new materials and devices, such as GAA, complementary FET, and novel interconnects and dielectrics.
- Physical properties characterization (e.g., size, roughness, thermal, mechanical, electrical, magnetic, optical) for surfaces, buried features, interfaces, and devices with increased resolution, sensitivity, accuracy, and throughput.
- Rapid, high-resolution, non-destructive techniques for characterizing defects and impurities and correlating them with performance and reliability.
- Evaluation and correlation of relevant data across the semiconductor manufacturing process.
- Standards for process design, development, and control, such as reference materials and documentary standards.
- Statistical analysis for rare but catastrophic defects such as stochastic events in extreme ultraviolet (EUV) lithography.

### **GC2 Funded Research Projects**



| Project Title                                                                                                            | Summary                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Accurate Measurements of Thermal<br>Properties at the Nanoscale                                                          | Developing accurate tools to map how heat moves through materials on a tiny scale with high precision (with less than 5% error for thermal conductivity and less than 10% for interfacial thermal conductance) and on shorter time scales (approximately 10 <sup>7</sup> improvement).                                                                                                                                      |  |  |  |
| Advanced Analytical Electron<br>Tomography for Materials Development<br>and Failure Analysis in Semiconductor<br>Devices | Developing robust atomic-resolution methods for three-dimensional characterization of complex semiconductor devices through electron tomography, addressing industry challenges with advanced specimen preparation, cutting-edge microscopy, and AI-driven data collection.                                                                                                                                                 |  |  |  |
| Advanced Metrology to Enable Next<br>Generation EUV Photoresists                                                         | Innovating measurements of nanoscale chemical distributions and in situ patterning processes. Through tailored metrology techniques, the project seeks to understand the impact of extreme ultraviolet (EUV) exposure on resist chemistry, critical dimensions, and edge roughness, providing the industry with a roadmap for rapid characterization and fostering competitiveness in high-yield manufacturing for the U.S. |  |  |  |
| Atom Probe Topography:<br>Nanostructured Semiconductor<br>Materials, Interfaces, and Devices                             | Revolutionizing semiconductor metrology with advanced atom probe tomography: Elevating yield, enhancing device performance, and accelerating time to market.                                                                                                                                                                                                                                                                |  |  |  |
| Critical Dimension Small Angle X-Ray<br>Scattering (CDSAXS) for Next<br>Generation in-line Metrology                     | NIST's Critical Dimension Small Angle X-Ray Scattering (CDSAXS) transforms semiconductor dimensional metrology, surpassing optical scatterometry limits, and is crucial for advanced applications in 3D-NAND memory arrays, gate-<br>all-around (GAA) nanosheet transistors, and through-silicon vias.                                                                                                                      |  |  |  |
| Electron-Solid Interactions                                                                                              | Reducing uncertainties in electron-solid interactions, crucial for accurate measurements in critical dimension,<br>contour, roughness metrology, and defect analysis using scanning electron microscopy (SEM) through innovative<br>modeling and validated data.                                                                                                                                                            |  |  |  |

### **GC2** Funded Research Projects (cont.)



| Project Title                                                                                                                                                                         | Summary                                                                                                                                                                                                                                      |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| EUV Scatterometry Metrology                                                                                                                                                           | Revolutionizing integrated circuits (IC) manufacturing with advanced extreme ultraviolet (EUV) optics, promising a 1000-fold increase in information through optical techniques and proactive technology transfer to U.S. industry.          |  |  |  |
| Non-Destructive Semiconductor<br>Structure Function and Process<br>Optimization for future Microelectronics<br>Manufacturing at the NIST NSLS-II<br>Beamline for XAFS and Diffraction | Enhancing non-destructive semiconductor structure optimization for microelectronics manufacturing, increasing sample throughput and sensitivity, and providing advanced capabilities for probing device interfaces and nanoscale structures. |  |  |  |
| Overcoming Barriers: Nanoscale<br>Interface Metrology and Electrical<br>Characterization for Advanced<br>Electronics                                                                  | Developing standardized protocols for nanoscale electric field determination from artifact-free 4D-STEM data aims to advance device development and optimize fabrication processes.                                                          |  |  |  |
| Strain Measurement for Semiconductor<br>Devices and Packages                                                                                                                          | Advancing correlative measurement technology to measure strain at nanoscale for semiconductor devices and packages, improving accuracy and supplying reference materials for future-generation semiconductor manufacturing.                  |  |  |  |

#### **Grand Challenge 3:**

Enabling metrology for integrating components in advanced packaging





https://nvlpubs.nist.gov/nistpubs/ CHIPS/NIST.CHIPS.1000.pdf



**The challenge:** Provide enabling metrology that spans multiple length scales and physical properties and supports acceleration of advanced packaging concepts for future-generation microelectronics.



**The strategy:** Develop metrology to enable complex integration of sophisticated components and novel materials for advanced microelectronics, strengthening the domestic semiconductor packaging industry and U.S. leadership in this critical sector.

**The path forward:** Conduct R&D to develop metrology to address the unique challenges presented by advanced packaging, including subsurface features and aspects related to heterogeneous integration and other innovative concepts. Critical areas include:

- Measurements for in situ, rapid measurements and verification methods for interfaces and subsurface interconnects, and internal 3D structures including warpage, voids, substrate yield, stresses, adhesion, and reliability with improved throughput and resolution.
- Physical properties (e.g., size, thermal, mechanical, electrical, magnetic, optical) for films, surfaces, buried features, and interfaces.
- Methods for integrating chiplets, dielets, SoCs, and memories into packages.
- Mechanical measurements for component integration (e.g., hybrid bonding and interfacial adhesion and bond integrity).
- · Evaluation and correlation of data across the packaging process.
- Standards for packaging, such as reference materials and documentary standards for areas including chiplets and SoCs.



### **GC3 Funded Research Projects**



| Project Title                                                                                                                                                              | Summary                                                                                                                                                                                                                                                                                                  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Accurate Cure Kinetics, Stress,<br>Mechanical Properties and Warpage<br>Measurements for Next-Generation<br>Microelectronics Packaging under<br>Device Relevant Conditions | Providing accurate measurements and tools for designing systems that focus on handling tight connections, smaller<br>patterns, and increased layers, all while minimizing warping and maximizing thermal performance for long-lasting<br>reliability, within a microchip.                                |
| Characterization of nano-to-microscale<br>process-induced thermo-mechanical<br>changes in heterogeneously integrated<br>microelectronics                                   | Develop and provide advanced measurement methodologies and data for addressing the thermal and mechanical challenges in the heterogeneous integration of modular chips in system-in-package manufacturing.                                                                                               |
| Metrology of Materials, Surfaces, and<br>Processes for Hybrid Advanced<br>Packaging                                                                                        | Applying NIST's analytical and metrological expertise to develop a scientific understanding of bonding processes in chiplet manufacturing, aiming to establish a predictive framework for efficient development of known good processes.                                                                 |
| Metrology for Integration of New<br>Magnetic Materials                                                                                                                     | Developing the necessary metrology, materials, and methods for integrating magnetic components with semiconductor materials, aiming to miniaturize and enhance the functionality of electromagnetic systems in fields like communications, radar, and advanced computation.                              |
| Nanoscale, Element-Specific X-ray<br>Imaging for Integrated Circuit Metrology                                                                                              | Developing an advanced x-ray computed tomography instrument for 3D, element-sensitive imaging at micro to nano scales, enhancing subsurface feature characterization in integrated circuit (IC) chips for manufacturing and security, standardizing this technology for industry-wide 3D IC diagnostics. |
| Standardizing New Materials, Processes,<br>and Equipment for Microelectronics -<br>CalNet                                                                                  | Facilitating the measurement of S-parameters in integrated circuits by distributing research-grade on-wafer calibration kits and integrating NIST models into commercial software, culminating in a round robin evaluation.                                                                              |

#### **Grand Challenge 4:**

Modeling and Simulating Semiconductor Materials, Designs, and Components





https://nvlpubs.nist.gov/nistpubs/ CHIPS/NIST.CHIPS.1000.pdf



**The challenge:** Seamlessly model and simulate the entire semiconductor value chain, from materials inputs to chip fabrication, system assembly, and end products.



**The strategy:** Create a suite of advanced computational models, methods, data, standards, and tools that will enable domestic semiconductor manufacturers and the value chain to improve overall yields, accelerate time to market of devices, and enhance competitiveness in global markets.

**The path forward:** Conduct R&D to develop a variety of effective manufacturing simulation tools and related standards that can be applied to in-line processes and model key parameters. Critical R&D areas include:

- Modeling, data analysis, and validation tools to enable efficient process development and optimization.
- · Standards, protocols, and standard data for automation and virtualization.
- Measurements and standards supporting digital twins, from individual processing steps up to the complete chip fabrication and system assembly.
- Application and validation of advanced analytics such as ML and AI for modeling and optimization of complex manufacturing process design, development, automation, and integration.



### **GC4 Funded Research Projects**



| Project Title                                                                                                                                     | Summary                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Advancing Power Electronics with<br>Defect Metrology                                                                                              | Defect measurements at both materials and device levels, enabling correlation between atomic- and microscopic scale defects and spatial variation in electronic structure directly linked to power device performance.                                                                                                                                                             |  |  |  |  |
| Causal Green's function simulations of<br>phonons for multiscale/multiphysics<br>modeling of thermal transport in gate-<br>all-around transistors | Utilizing a Causal Green's Function (CGF) method, advances thermal transport modeling in nanoscale<br>semiconductors, seamlessly linking femtosecond to nanosecond time scales, improving numerical convergence<br>significantly and proving effective for complex boundary value problems, particularly in modeling gate-all-arour<br>(GAA) transistors with multiple interfaces. |  |  |  |  |
| Electro-acoustic metrology of<br>piezoelectric materials for wireless<br>communications                                                           | Improving materials measurements and models to predict performance of microwave acoustic resonators, widely used to filter signals on multiple frequency bands for microelectronics and mobile communications.                                                                                                                                                                     |  |  |  |  |
| High Speed Metrology for<br>Magnetoelectronic Devices and Models                                                                                  | Providing precise measurement of magnetic material and device parameters in ferromagnet-based microelectronic devices, particularly for Magnetic RAM (MRAM), by expanding NIST-developed measurement methods, facilitating improved models to accelerate the development of magnetic devices.                                                                                      |  |  |  |  |
| Metrology of Nanoscopic Thermal<br>Transport                                                                                                      | Developing new tools for measuring thermal properties of materials, interfaces, and devices at the nanoscale, with high precision and throughput.                                                                                                                                                                                                                                  |  |  |  |  |
| Molecular Dynamics Simulation of Heat<br>Transport in Gate-All-Around<br>Transistors                                                              | Leveraging NIST's computational resources and theoretical expertise, assess nanoscale heat transport near CMOS conductive channels through molecular dynamics simulations and measurements, with the goal of refining finite-element models and paving the way for knowledge-based engineering in the heat management of next-generation semiconductor devices.                    |  |  |  |  |
| Multiscale Modeling and Validation of<br>Semiconductor Materials and Devices                                                                      | Developing qualitative and quantitative models for advanced semiconductor heterostructures, focusing on material properties and interface quality impacts, using multi-scale, multi-fidelity computational approaches from atomistic to mesoscale levels, targeting materials like silicon, Gallium nitride (GaN), various metals, and insulator interfaces.                       |  |  |  |  |

### **GC4 Funded Research Projects (cont.)**



| Project Title                                                                                                           | Summary                                                                                                                                                                                                                                                                                                                                                                                |
|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Nanocalorimetry for Semiconductors<br>and Semiconductor Process Metrology                                               | Enhance direct measurement of thermal properties in nanoscale materials and devices through advancements in nanocalorimetry for application to in-process monitoring of Atomic Layer Deposition and Plasma Processing.                                                                                                                                                                 |
| Quantitative Assessment of Defects and<br>Related Modeling Parameters in GaN<br>Semiconductor Devices                   | Validated data on defects in Gallium nitride (GaN), Aluminum gallium nitride (AlGaN), and Silicon carbide (SiC) semiconductors, identifying their physical and chemical structures to aid foundries in defect elimination, thereby enhancing performance in power electronics and RF communications for the electrification of the U.S. economy and advancement of 5G/6G technologies. |
| RF Channel Propagation Measurements<br>and Models for Communications Circuits                                           | Developing novel measurements and instruments for characterizing RF propagation and developing models and datasets for use in modeling and simulation of RF communications circuits.                                                                                                                                                                                                   |
| RF Metrology for Models of High-<br>Frequency Transistors                                                               | Developing and verifying high-frequency transistor models through new on-wafer standards, precision noise measurements, enhanced characterizations, technology-tailored models, and cross-frequency verification with key performance indicators, addressing the challenges in yield and reproducibility in advanced semiconductor technology.                                         |
| Thermoreflectance Thermal Property<br>Measurements for Heterogeneously<br>Integrated Materials and Power<br>Electronics | Advancing the characterization of thermal properties in microelectronics and power electronics using Transient<br>Thermoreflectance (TR) metrology, the initiative collaborates with industry and instrument vendors to validate and<br>enhance TR methods, providing accurate data, protocols, and reference standards.                                                               |
| Time-resolved emission microscopy for<br>circuit evaluation and failure analysis                                        | Enhancing Time-resolved-emission microscopy (TREM) for advanced semiconductor circuit analysis by improving sensor sensitivity and pixel count, utilizing NIST's single-photon detectors scaled to the megapixel level.                                                                                                                                                                |

# ATOM PROBE TOMOGRAPHY: NANOSTRUCTURED SEMICONDUCTOR MATERIALS, INTERFACES, AND DEVICES

ANN CHIARAMONTI DEBAY

MATERIAL MEASUREMENT LABORATORY

CHIPS METROLOGY WEBINAR | JANUARY 16, 2024





### What is Atom Probe Tomography?





APT unique among 3D chemical mapping techniques: atom maps of any isotope with sub-nm spatial resolution, ppm sensitivity, and equal detection efficiency



APT employed by a majority of the 10 largest semiconductor manufacturers worldwide – near in-line metrology - Process development, failure analysis, and competitive engineering

Dopant concentrations and spatial distributions, composition, interfacial chemistry, interfacial roughness, evidence of nucleation and clustering, diffusion, etc. *in nm-sized regions and structures* 









Hardware, experimental techniques, and analysis methods often come up short

#### Industry roadmaps highlight importance, but recognize need for improvement







Specimen fracture

Oxide composition

Metal/oxide interfaces

Tungsten

Results depend on specimen geometry and run conditions.



Specimen geometry



Run conditions



# Improvements in APT would revolutionize its use in industry.

For some problems, it is the <u>only</u> <u>technique</u> capable of providing the information needed.

It can measure things in ways that TEM and SIMS cannot.

**Improve device performance** Correlate atomic-scale changes in process to device performance

**Increase yield** Diagnose root-cause failures at the atomic scale

Accelerate time to market Decrease R&D cycle time



#### <u>Thrust 1:</u> Determine the optimal laser pulsing strategy for CHIPS materials.

Tailor APT pulsing to optimize absorption and thermophysical response for complex semiconductor materials, heterostructures, and devices.





<u>Thrust 2:</u> Optimize measurements on commercial APT systems using specimens and materials provided by CHIPS stakeholders.

NIST-B getting early DUV commercial APT

Best Known Methods for measurements on commercial systems – same as industry uses



<u>Thrust 3:</u> Develop advanced electrostatic modeling approaches to simulate field ion evaporation using structures/geometries provided by CHIPS stakeholders.

Understand fundamental physics

Improve reconstruction fidelity

Decrease uncertainty in measurements



### Who is on your team?



#### Material Measurement Lab



Ann Chiaramonti

**Benjamin Caplins** 

#### Norman Sanford



**Physical Measurement Lab** 

Luis Miaja-Avila

#### **NRC Postdoc**



Jacob Garcia

Materials science, physics, chemistry, ultrafast lasers, spectroscopy,

laser-matter interactions, materials characterization, high-field nanoscience, semiconductor processing

- ✓ Proven record of building advanced experimental atom probe instruments (IMS FY16)
- ✓ 2 APT patents awarded, 2 more disclosures filed with NIST (1 related to this work)
- ✓ Patent license
- ✓ 3 semiconductor industry-related CRADAs (4<sup>th</sup>, 5<sup>th</sup> in the works)
- ✓ Collectively 35+ years experience in APT

### How will you engage with industry?



#### Partner with Metrology Tool Manufacturer

CRADA, License, CRDO

Co-develop optimal atom probe microscope for semiconductor applications Specimens provided by US foundries Time to market decreased Partner with US Foundries

CRADA, CRDO

Foundries provide specimens/geometries/ materials of interest NIST optimizes measurements on commercial tools

#### **IFES/ISO**

International Standards

Definition of terms through IFES and ISO/TC 201 Surface Chemical Analysis Round Robin testing of standard samples, standard run conditions through VAMAS?

Commercial atom probe microscope optimized for semiconductor manufacturing NIST Best Practice Guide, scientific publication, data products from simulation efforts

#### New terms in ISO/TC 201

# ACCURATE CURE KINETICS, STRESS AND WARPAGE MEASUREMENTS FOR NEXT-GENERATION MICROELECTRONICS PACKAGING UNDER DEVICE RELEVANT CONDITIONS

**RAN ΤΑΟ** 

CHIPS TEAM Amanda Forster Chris Soles Ran Tao Alex Landauer Young Jong Lee Steve Stranick MATERIAL MEASUREMENT LABORATORY CHIPS METROLOGY WEBINAR | JANUARY 16, 2024





#### **Polymer Materials for Advanced Packaging**





<sup>(</sup>Source: Status of the Advanced Packaging 2023, Yole Intelligence)

# What is the problem we are trying to solve?



- Polymeric materials for electronic packaging are purchased from overseas suppliers.
- Challenges for domestic manufacturers:
  - > Lack of accessible materials data
  - Inability to verify thermomechanical properties of incoming feed materials
- <u>Complications in Current Techniques:</u>
  - Present metrologies limited for complex cure kinetics
  - Complicated environments with temperature and humidity fluctuations
  - Compromises the validity of measurements and predictions



Source: BIS survey data

Commonly U.S.-sourced Commonly Locally Sourced Commonly Non-U.S. Sourced

# The industry is shifting to complex chemistries and multifunctional fillers, necessitating improved metrological and analytical approaches for engineering design.

(Source: Status of the Advanced Packaging 2023, Yole Intelligence)

## Working example





### How are we going to solve the problem?





### **Cure Kinetics and Chemorheology**



Accurate cure kinetic models require measurement of degree of cure, crosslink density, and modulus as a function of pressure, time, and temperature

High Pressure Differential Scanning Calorimetry





https://irsweep.com/application-notes/rapid-reactionmonitoring-of-curing-processes-with-the-iris-f1/

### solid-state NMR



### **Heterogenous Chemical & Mechanical Properties**





https://doi.org/10.1115/1.4050697



Heterogeneous integration brings together disparate materials w/ different heat capacities, thermal conductivities, and surface energies.

This in turn leads to:

- > Local variations in the resin degree of cure
- Local variations of key mechanical properties
- Resin properties that are not uniform!

Measurements that quantify these heterogeneities and validated across length scales are critically needed

Development of microscopy tools for imaging these critical properties: Infrared spectroscopy (QCL-IR) for local variations in the degree of cure Brillion Light Scattering (BLS) for local variations in the stiffness / modulus Low Frequency Raman (LFR) for local variations in the GHz mechanical dissipation

## **Stress Generation & Dynamic Warpage in Packaging**



#### **Stress Generation**







- Quantify resin stress thru cantilever deflection (stress ∞ d)
  - Cure shrinkage
  - CTE mismatch
  - Hygrothermal

#### Shrinkage and Warpage



- In-situ full field strain measurement during cure and post-gelation
- Multiple fields of view dynamic warpage measurement under thermal loading
- Semiconductor specific <u>calibration</u> and <u>optimization</u> protocols

DOI: 10.1109/ECTC.2015.7159627

DOI: 10.1007/s00170-018-2834-8



#### Quantitative structure-propertyprocessing relationships

Research Grade Test Materials and Analysis Toolkits

Materials and processing data needed to build accurate predictive models (chemorheology, cure kinetics, CTE, stress, shrinkage, warpage) Accelerating introduction of new and improved packaging materials into process workflows

Quantitative measures of environment-materials-system interactions

Accelerate time to market Decrease R&D cycle time

### **THERMOREFLECTANCE THERMAL PROPERTY MEASUREMENTS**

JOSHUA MARTIN, DYLAN KIRSCH, AND MARK MCLEAN

MATERIAL MEASUREMENT LABORATORY | NATIONAL INSTITUTE OF STANDARDS AND TECHNOLOGY | GAITHERSBURG, MD

CHIPS METROLOGY WEBINAR | JANUARY 16, 2024

CHIPS TEAM Joshua Martin Dylan Kirsch Mark McLean Ron Warzoha (USNA) CHIPS Postdoc (TBD)





### **The Thermal Problem and a Path Forward**



Thermal conductivity, heat capacity, and interface conductance are fundamental properties that govern semiconductor devices

- These properties are not characterized at device length scales and growth conditions
- How do we measure materials in semiconductor devices?

<u>Thermoreflectance (TR)</u> is poised as the emergent industry standard measurement technique

- Can uniquely resolve the in-situ thermal properties of thin film, embedded, and multilayer materials
- Only recently commercialized

#### Accurate and reliable thermal data would improve:

- Device design and modeling
- Thermal management and device performance
- Device reliability and operational lifespan



Schematic cross-section of a metal-oxide-semiconductor-heterojunction-fieldeffect-transistor (MOSHFET) on bulk AIN substrate

A. Mamun et. al., Applied Physics Express 16, 061001 (2023)

## **Thermoreflectance (TR)**



Transient TR uses modulated laser heating and thermal models to probe thermal properties

- The Coefficient of TR relates a material's change in temperature to the resulting change in optical reflectance
- Measures thin film, embedded, and multilayer materials
- Large property range:  $\approx 0.1 \text{ W/mK}$  to  $\approx 2000 \text{ W/mK}$
- Simultaneously probe at variable depths

Techniques leverage sensitivity to different properties:

- Time Domain TR (TDTR)
- Frequency Domain TR (FDTR)
- Steady State TR (SSTR)

Challenges to wider adoption:

- Custom built, requiring experienced staff to operate
- Data fitting and uncertainty analysis can be complex
- Need for standards and improved protocols



Characteristic excitations and corresponding responses for (a) TDTR, (b) FDTR, and (c) SSTR techniques



Characteristic length and time scales (left), and frequency dependent penetration depth (right) D. Olson, J. Braun, P. Hopkins, *Journal of Applied Physics* 126, 150901 (2019)

## **Thermal Conductivity RGTM Suite**



Objective 1: Develop thermal conductivity standards that span the materials and property value ranges relevant for semiconductor devices.

- Developing a suite of Research-Grade Test Materials (RGTMs)
  - A new pre-standards development tool
  - Faster development time (≈ 1 year)
  - RGTMs do not provide traceability
- Based on 25 question thermal reference survey
- Materials: fused silica, quartz, sapphire, silicon, and silicon/SiO2 (for interface conductance)
- Geometry: 10 mm x 10 mm; thickness:  $\approx$  1 mm
- An Interlaboratory Study will compare different measurement techniques and evaluate fitness of materials for further RM or SRM development
- RGTMs will be available for free by Fall 2024

#### Thermal conductivity reference material survey (Summer 2023)

SiO<sub>2</sub>/Si

Epoxies

GaN



Round Disk

Flat Square

Square Bar

No Preference

8.1 %

24.3 %

568%

56.8 %



21.6 %

27.0 %

40.5 %

Preferred Materials



## **Frequency Domain TR (FDTR) Instrument**



Objective 2: Leverage our existing custom-built instrumentation, expertise, and collaborations to improve and refine TR thermal measurement methods, protocols, and instrumentation that are likely to be adopted by industry.

- A thin Au transducer film is sputter-deposited on the sample
- A modulated *pump* laser (405 nm) heats the transducer, inducing a corresponding periodic change in reflectivity
- A second *probe* laser (532 nm) is coaxially focused and reflected from the surface; the reflected **probe** beam acquires the same modulation as the pump but with a phase lag
- The phase of the reflected probe beam is measured as a function of the modulation frequency of the pump beam (100 Hz to 20 MHz)
- Properties are obtained by modeling a fit of the phase curve
- Publishing a comprehensive instrumentation guide
- Implementing instrument improvements



Photograph of the NIST custom FDTR Instrument



Beam Path Diagram & Instrument Schematic

#### **Thermal Model and Property Extraction**





Custom LabVIEW code fully automates safety, laser operation, measurement sweeps, optical component flippers, beam paths, focal plane alignment, and motorized stages



Custom MATLAB Interface simplifies complex fitting

Each layer is modeled with a volumetric heat capacity, crossplane and in-plane thermal conductivities, layer thickness, and thermal boundary conductance at each interface. The surface temperature is numerically solved using the heat diffusion



$$\mathbf{H}(r,\omega) = \frac{\kappa_r}{r} \frac{\partial}{\partial r} \left( \frac{\partial \theta}{\partial r} \right) + \kappa_z \frac{\partial^2 \theta}{\partial r^2} = \rho C_p \frac{\partial \theta}{\partial t}$$
$$\phi = \tan^{-1} \frac{\Im \left( \mathbf{H}(r,\omega) \right)}{\Re \left( \mathbf{H}(r,\omega) \right)} + \phi_{ext}$$

A.J. Schmidt et. al., Rev. Sci. Instrum. 80, 094901 (2009)

## **Sensitivity Calculations and Reference Measurements**







Measured and Fitted Phase Data

Sensitivity is calculated to determine which parameters can be extracted with the highest confidence

- Can modify setup (pump and probe radii, frequency scan region, thermal properties of the layers and substrate) to increase sensitivity to a parameter of interest
- Calculated as the phase response to a small (1%) perturbation of a selected thermal parameter

$$S_x(\omega) = \frac{\partial \phi(\omega)}{\partial \ln x}.$$

|                              |                                                                 |                                                                 | MATLAB nlinfit & nlparci<br>Fit Uncertainty |                                                   | Monte Carlo Fit & Total<br>Uncertainty                   |                                                   |
|------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------|---------------------------------------------|---------------------------------------------------|----------------------------------------------------------|---------------------------------------------------|
|                              | Reference<br>Values                                             |                                                                 | Unknown Fit<br>Parameter 1                  | Unknown Fit<br>Parameter 2                        | Unknown Fit<br>Parameter 1                               | Unknown Fit<br>Parameter 2                        |
| Substrate                    | <b>ρC</b> <sub>p</sub><br>(MJ m <sup>-3</sup> K <sup>-1</sup> ) | <b>κ</b> <sub>iso</sub><br>(W m <sup>-1</sup> K <sup>-1</sup> ) | $\frac{\kappa_{iso}}{(W m^{-1} K^{-1})}$    | <b>G</b><br>(MW m <sup>-2</sup> K <sup>-1</sup> ) | κ <sub>iso</sub><br>(W m <sup>-1</sup> K <sup>-1</sup> ) | <b>G</b><br>(MW m <sup>-2</sup> K <sup>-1</sup> ) |
| Borofloat<br>Silica<br>Glass | $1.83\ \pm 0.1\ ^{a}$                                           | $1.41\pm0.07~^{a}$                                              | $1.28\pm0.06$                               | > 200                                             | $1.23\pm0.15$                                            | > 200                                             |
| Quartz                       | $2.0\pm0.2\ ^{\text{b}}$                                        | $8.15\pm1.0\ ^{\text{b}}$                                       | $8.15\pm 0.5$                               | > 200                                             | $8.27\pm 0.62$                                           | > 200                                             |
| Sapphire                     | $3.06\pm0.1~^{\text{c}}$                                        | $35.0\pm5~^{\text{d,e}}$                                        | $35.5\pm 1.6$                               | > 200                                             | $35.4\pm 2.6$                                            | > 200                                             |
| Silicon                      | $1.66\pm0.1\ ^{\rm f}$                                          | $145\pm10~^{g,h}$                                               | $152.9\pm3.2$                               | > 200                                             | $153.0\pm10.3$                                           | > 200                                             |

#### National Institute of Standards and Technology | U.S. Department of Commerce 45

# **Support for DARPA THREADS Program**



Objective 3: Provide Independent Verification & Validation measurements for the DARPA THREADS Program to improve thermal management in wide bandgap Field Effect Transistors (FETs).

# <u>T</u>echnologies for <u>H</u>eat <u>R</u>emoval in <u>E</u>lectronics <u>A</u>t the <u>D</u>evice <u>S</u>cale (THREADS)

- Program goal: improve thermal management in wide bandgap Field Effect Transistors (FETs)
- Kickoff December 18-19, 2023

#### NIST's Role

- Provide Independent Verification and Validation (IV&V) thermal measurements to ensure consistency and reliability across performers
- 4-year funded participation

#### Impact

- New industry collaborations and interactions
- Access to cutting-edge materials, devices, and measurement challenges
- Additional resources to improve instrumentation
- Increased stakeholder buy-in for thermal conductivity standards and ILS





Objective 4: Design and construct a new TDTR thermal metrology instrument to more accurately measure thermal interface conductance.

- TDTR has increased sensitivity to boundary conductance
- TDTR uses much more complex and expensive lasers
- We will incorporate <u>ASynchronous OP</u>tical <u>Sampling</u> (ASOPS) using two *custom* modelocked lasers with slightly different (& variable) pulse repetition rates
- Much faster data acquisition << 1 s
- Improved uncertainty  $\approx 5\%$
- Compatible with Au & Al transducers for comparison
- Risk mitigation: hiring 3-term summer technical expert
- Design Summer FY24; construction Fall FY25+
- Suite of FDTR, SSTR, and TDTR instruments



Time diagram of H-TDTR signals, (a) pump beam  $I_p(t)$ , (b) probe beam  $I_s(t)$ , (c) temperature, (d) reflected probe beam signal received by the photodiode, S(t), and (e) envelope of S(t) delivered by the detector. Both pump and probe pulses (a) and (b) are represented by Dirac combs for clarity (duration is 100 fs). For S(t), each pulse duration is the detector response time  $s_{d}$ .

S. Dilhaire, et. al., J. Appl. Phys. 110, 114314 (2011)



#### Summary and Impact



Develop thermal conductivity reference materials

Develop custom TDTR instrument to more accurately measure thermal interface conductance

Support companies that are commercializing TR thermal measurement techniques

Provide Independent Verification & Validation measurements for the DARPA THREADS Program

Using the TR suite, improve and refine thermal measurement methods, protocols, and instrumentation

Provide thermal property measurements and data that directly support other CHIPS projects

## TIME-RESOLVED EMISSION MICROSCOPY FOR CIRCUIT EVALUATION AND FAILURE ANALYSIS

JEFF SHAINLINE, SAEED KHAN, MARTY STEVENS, BRYCE PRIMAVERA, RAVIN CHOWDHURY, VARUN VERMA, RICH MIRIN NIST Physical Measurement Laboratory, Applied Physics Division, Quantum Nanophotonics Group CHIPS Metrology Webinar | January 16, 2024





#### **The Measurement Need**



Hot electrons in a transistor channel emit mid-IR photons

Imaging these photons has been a powerful tool for circuit evaluation

But, smaller transistors lead to:

Fainter emission signals

**Below diffraction limit** 

And, lower  $V_{dd}$  leads to:

Longer wavelengths (2µm)



#### **The Measurement Need**



It is currently impossible to:

Characterize entire integrated circuits with billions of transistors

Extract photoemission data from individual transistors during operation





# Electronic Device Failure Analysis Technology Roadmap Electronic Device Failure Analysis Society



# Laser-Based, Photon, and Thermal Emission

Venkat Krishnan Ravikumar, AMD Christian Boit, TU Berlin Kristofor Dickson, NXP

"We may be able to achieve sub-diffraction-limited emissions by separating emissions in time, which can be achieved through careful pattern execution or emerging low-energy photon-detection schemes. Superconducting nanowire single photon detectors could provide a means to effectively collect sufficient photons..."





















### **Our Approach: Large Arrays**



# Measurement throughput scales linearly with number of pixels





Integrated counts or timing information converted to charge on a capacitor to be read out just like a CMOS sensor array



#### **The Current State of the Art**



 $N_{\rm ph}$  is the number of photons per transistor switching event



#### **The Delta**





















#### **Structure of the Team**





Saeed Khan, Bryce Primavera, Varun Verma, Pragya Shrestha Marty Stevens, New Postdoc, Industry Partner 4 Ravin Chowdhury, Ryan O'Loughlin, Michael Majurski

Collaborators at JPL, Rich Mirin, Sae Woo Nam, Jeff Shainline

#### **Impact: Silicon Photonics**



Modulator eye diagrams across entire wafers Identify known good die prior to dicing





# **Questions?**



# Join the CHIPS R&D Metrology Program Team



#### **Researcher Associates - Accepting Applications** on a Rolling Basis

- NIST is seeking several full-time Researcher Associates for the CHIPS R&D Metrology Program.
- Researcher Associates will be a full-time physical scientists ZP-III position with a salary range of \$76,860 \$119,760 per year
- Boulder, CO and Gaithersburg, MD duty stations

#### How to Apply

- Visit nist.gov/chips/current-chips-job-openings, to see the rolling announcement.
- Qualified candidates should send their cover letter and resume to <u>researchjobs@chips.gov</u> with the subject line "CHIPS R&D Metrology Researcher Associate - [Full Name]."







# **Thank You**

