#### **CHIPS for America** National Advanced Packaging Manufacturing Program (NAPMP) - Notice of Intent (NOI)

Dr. Subramanian S. lyer, Senior Technical Advisor, CHIPS NAPMP





#### Disclaimer



- Statements and responses to questions about advanced microelectronics research and development programs in this presentation:
  - Are informational, pre-decisional, and preliminary in nature.
  - Do not constitute a commitment and are not binding on NIST or the Department of Commerce.
  - Are subject in their entirety to any final action by NIST or the Department of Commerce.
- Nothing in this presentation is intended to contradict or supersede the requirements published in any future policy documents or funding opportunities.

#### **CHIPS for America**



## \$39 billion for incentives

#### Two component programs to:

- Attract large-scale investments in advanced technologies such as leadingedge logic and memory, and advanced packaging
- Incentivize expansion of manufacturing capacity for mature and other types of semiconductors

#### \$11 billion for R&D

Four integrated programs to:

- Conduct research and prototyping of advanced semiconductor technology
- Strengthen semiconductor advanced packaging, assembly, and test
- 3. Enable advances in measurement science, standards, material characterization, instrumentation, testing, and manufacturing

#### \$2 billion for DoD Microelectronics Commons

A national network that will create direct pathways to commercialization for US microelectronics researchers and designers from "lab to fab."



#### **Workforce Initiatives**



#### **CHIPS R&D Programs**





#### **Goals of this Webinar**



- NAPMP will be issuing a comprehensive NOFO in the next few months
- The purpose of this webinar is to discuss the intended scope of this NOFO to help you prepare for it, including exploring teaming opportunities
- The actual content of the NOFO supersedes the information in this webinar





- Recap of the overall NAPMP strategy (Nov 27<sup>th</sup> Webinar)
- Recap of NAPMP's first NOFO
- The recent NOI and upcoming NOFO
- How it will work with the NAPPF
- Next Steps

#### **NAPMP Vision, Mission, and Outcomes**



#### Vision

The National Advanced Packaging Manufacturing Program will drive **U.S. leadership** in advanced packaging and provide the technology needed for packaging manufacturing in the United States.

#### Mission

The NAPMP will develop **critical and relevant innovations** for advanced packaging technologies and **accelerate their scaled transition** to U.S. manufacturing entities.

#### Outcomes

- Within a decade, NAPMP-funded activities, coupled with CHIPS manufacturing incentives, will establish a vibrant, self-sustaining, profitable, high-volume, domestic, advanced packaging industry where advanced-node chips manufactured in the U.S. are packaged in the U.S.
- We expect the technology developed to be leveraged in new applications and market sectors and at scale.

## **Establishing Advanced Packaging in the U.S.**



| Packaging<br>Roadmaps                                                                                                           | Technology R&D<br>Areas                                                                                                                                              | The National<br>Advanced<br>Packaging Piloting<br>Facility (NAPPF)                                      | The Chiplet<br>and Design<br>Ecosystem                                                                                                                                                                                                                               | Design in the U.S.,<br>build in the U.S.,<br>and Sell Worldwide                            |
|---------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| <ul> <li>NIST sponsored<br/>roadmaps:<br/>MRHIEP,<br/>MAESTRO and<br/>MAPT</li> <li>Other roadmaps:<br/>HIR and IRDS</li> </ul> | <ul> <li>All aspects of<br/>technologies<br/>required to develop<br/>a leading-edge on-<br/>shore advanced<br/>packaging<br/>manufacturing<br/>capability</li> </ul> | <ul> <li>Validates &amp; practices NAPMP thrusts</li> <li>Piloting and prototyping functions</li> </ul> | <ul> <li>Chiplet discovery,<br/>disaggregation and<br/>reaggregation<br/>methodologies,<br/>protocols, standards,<br/>fabrication and<br/>warehousing design<br/>for test, repair and<br/>reliability and holistic<br/>design tools and<br/>methodologies</li> </ul> | <ul> <li>Prototyping<br/>packaging flows to<br/>be implemented in<br/>the NAPPF</li> </ul> |





## Advanced packaging blurs the line between a monolithic chip and a packaged assembly of heterogeneous chips

#### Scaling down features on the package:

- Making the features on the package approach those at the top level on a monolithic CMOS chip
- Connecting the dies to the package at pitches approaching the final via pitches on a chip
- Reducing the distance between dies that are assembled on a multi-chip package to approach the distance between IP blocks on a monolithic chip

#### Scaling out the package:

- Accommodate a larger number of closely packed heterogeneous dies
- Address the power delivery, thermal dissipation, and external connection challenges
- Develop standards and protocols to accommodate this large and diverse set of chips (chiplets)

#### **NAPMP Structure: six hardware and eco-system thrusts** + piloting facility + prototyping challenges

hotonics an

co-design



Substrates & materials are the platform for heterogeneous integration of dielets

Materials and

Equipment, tools & processes are needed to pattern substrates and assemble dielets and passivate assemblies

> Thermal management and efficient power delivery are critical needs

Photonics and connectors allow the assembly to interact with the outside world

> Functional prototypes that leverage advanced packing process flows in the areas of high performance and low power and that validate the processes installed in the NAPPF

Automated design for test, repair, security, and reliability; substrate and process dependent

The chiplet eco system is crucial for any implementation of advanced packaging

The NAPPF provides a test bed for integration of the different investment areas and also functions as a piloting and prototyping facility

Advanced Packag

power deliver

Chiplet

ecosystem

#### **CHIPS NAPMP Team**





Subu lyer Senior Technical Advisor



George Orji Deputy Director



Dan Berger Associate Director



Mike MacDonald



Bob Soave Program Manager, Equipment, Tools, and Processes



Aaron Forster Program Manager, Materials and Substrates



**Rob Aitken** *Program Manager, Co-design and EDA* 



**David LeVan** *Program Manager, Thermal and Power* 



Bapi Vinnakota Program Manager, Chiplets

## **Recap of NOFO 1: Materials and Substrates**



"The key requirements of new substrates include multiple levels of fine wiring and via pitches, low warpage, large area, and the ability to integrate active and passive components."

- Materials and substrates are the platform on which advanced packaging is built.
- These substrates or interconnect fabrics (IF) may be based on silicon, glass, or organic materials and can include fan-out wafer-level processes.
- The IF needs to be
  - compatible with advanced and legacy nodes and different semiconductor material systems
  - have integrable active and passive components
  - compatible with either mass reflow, thermal compression bonding or hybrid bonding
- Meet environmental and sustainability goals



## **NOFO 2 Notice of Intent**

FY2024 CHIPS R&D National Advanced Packaging Manufacturing Program (NAPMP) Advanced Packaging Research and Development

## **NOFO 2 NOI Summary**

- Informed by
  - Industry Roadmaps (HIR, IRDS, MAESTRO, MAPT and MRHIEP)
  - Ongoing advances in High performance computing (including AI), Low Power Electronics
- Funding Details
  - Total amount: Up to ~\$ 1.6 Billion covering five R&D areas plus prototypes with advanced packaging flows to be implement in the NAPPF
  - Individual awards up to ~\$150 Million depending on scope
  - Co-investment encouraged
  - Eligible: Companies (profit & not-for-profit), accredited institutions of higher education, state and local governments, FFRDCs – applicants must be domestic entities
  - Funding for the National Advanced Packaging Piloting Facility (NAPPF) is excluded from this NOFO; technical areas must flow into NAPPF
- Teaming is essential in all areas



#### An integrated approach

- NOFO 2 will include opportunities for high performance computing/AI and low power systems as exemplar packaging processes relevant to all R&D areas and prototyping.
- NOFO 2 includes provisions for prototypes functional systems produced through an end-to-end advanced packaging process flow for the purpose of demonstrating the characteristics of that flow and the prototype design.
- NOFO 2 proposers are expected to be asked to implement their research outputs in the NAPPF once established.
   NAPMP program managers will work with applicants in the post-award phase to facilitate work with the NAPPF.



# Integrated processes that can be implemented in NAPPF

The NOFO is expected to include opportunities for prototype development in exemplar application areas such as:

- High-performance computing and artificial intelligence
- Low-power systems



Functionality will be a requirement, and prototypes should be designed to provide a means for assessing relevant packaging characteristics such as yield and preliminary reliability.



HPC/AI





Low Power



# **R&D** Areas

# Equipment, tools, processes and process integration



- Focus: Develop end-to-end packaging flows that enable a chiplet-based advanced packaging architecture suitable for commercial adoption
- Aggressive bond-pitch scaling and alternate assembly methods require innovations in process technologies and fabrication equipment to achieve high yields and cost-effective volume manufacture
- R&D to center on process clusters, defined as sequences of steps that enable a key part of the packaging flow:
  - Chiplet singulation: Low damage, high-precision methods to produce singulated chiplets from wafers
  - *Chiplet to substrate bonding*: Methods to attach chiplets with ultra-fine-pitch bonding pads to substrates, that enable the transition to solder-free interconnects (e.g., Cu-Cu)
  - Enhanced through-silicon via (TSV) processes
  - 3-dimensional heterogeneous integration (3DHI): Form heterogeneous chiplet stacks with ultra-fine bonding pad pitches, for inclusion in the packaged device
  - Collective Chiplet Processing: Placing arrays of singulated chiplets on a carrier, to be compatible with NAPMP-funded assembly techniques specified in the NOFO
  - *Finishing*: Incorporating advanced power delivery, passivation, thermal management, and connectors, including photonics, into the packaged device
- Comprehensive R&D approaches that encompass interactions between steps, step
   sequencing within each cluster, equipment factors, and manufacturability are recommended

## **Power Delivery and Thermal Management**



Address challenges introduced by advanced packaging in terms of power delivery, power efficiency, and thermal management.

Expected Projects would address one or more of the following:

- New thermal solutions for implementation with advanced substrates, 3D heterogeneous integration (3DHI), and other design aspects – to reduce hotspots, maintain thermal targets, and enable reliability in multilayer stacks without constraining connectivity.
- 2. Innovative approaches for delivering power at high density with efficient voltage regulators and dynamic power management schemes for 3DHI devices, including modular designs and devices for use with a variety of chiplets.
- 3. Validated, higher fidelity models and accelerated learning using artificial intelligence and machine learning (AI/ML) to accurately predict power and thermal distributions across chiplet stacks and enable advanced system design and evaluation.
- 4. Integrated power and thermal management to reach efficiency and power density goals with modular designs for use with fine-pitch, bonded stacks of chiplets.

### **Power Delivery and Thermal Management**

It is expected that proposals within this area may consider related research challenges within other R&D areas, such as Codesign/Electronic Design Automation (EDA) and the Chiplets Ecosystem.

Vertical heat extraction, local heat spreading, advanced methods for active and passive cooling of 3DHI devices to reliably operate at higher power density, wide bandgap chiplets for 3DHI, and advanced materials and architectures to achieve specific thermal and power goals such as low-resistance thermal interfaces are in scope.

Expected to be out of scope in this R&D area are discrete packaged wide bandgap devices and conventional air-cooling approaches.

https://www.amazon.com/NTE-Electronics-NTE4060B-Integrated-Oscillator/dp/B0002FREZW https://www.vectorstock.com/royalty-free-vector/fan-vector-16718180









## **Photonics and Connectors**

- Connectors are high bandwidth, low latency, low energy per bit, low footprint components that allow multiple packaged subassemblies to communicate securely and error free.
- In a packaged system, connectors are expected to span a wide part of the electromagnetic spectrum depending on the distance to spanned.
  - Flexible active wired connectors for short distances
  - RF connectors for moderate distances
  - Photonic connectors for long distances
- We expect connectors to leverage the chiplet technology to the extent possible.
- It is expected that chiplet sub-assemblies-tosubstrate connectors will be in scope.
- Traditional ball grid array (BGA) or land grid array (LGA) and conventional, wire bonds and silicon bridges are expected to be out of scope for funding.





## **Chiplets Ecosystem**

- Create better integrated highly reusable smaller chiplets at fine pitches\*
  - Increasing performance by continually leveraging tighter bond pitch and closer interaction by fine-pitch packaging, starting at a bond pitch of ~10 microns.
  - Enables designs that consist of a discrete number of chiplets, include support for 3D stacks, and are based on a chiplet integration layer specification that is not adequately addressed in current open systems and reduces the cost of adding new chiplets.
  - System performance increased by scaling up the number of chiplets rather than by developing new larger chiplets.



#### Integrate chiplets with EDA (not protocols)





## **Co-design/EDA**

Holistic package co-design "will be adapted for advanced packaging with consideration for built-in test and repair, security, interoperability, and reliability, with a detailed understanding of the substrate and processes used for assembly."

- The intimate connection between chiplets and advanced packaging constructs requires a co-design platform that comprehends:
  - Chiplet architectures and communication options
  - Design for test, repair, security, and reliability especially "graceful failure"
  - Thermal and thermomechanical constraints
  - Substrate and assembly technology (no rework)



## **Co-design/EDA**



Holistic package co-design "will be adapted for advanced packaging with consideration for built-in test and repair, security, interoperability, and reliability, with a detailed understanding of the substrate and processes used for assembly."

The expected focus of this R&D area is co-design with automated tools of multi-chiplet subsystems for advanced packaging in scaled-down and scaled-out designs. Additional areas could include:

- The use of artificial intelligence/machine learning (AI/ML) in package design and design approaches for Test, Repair, Security, and Reliability including graceful failure.
- Innovations in EDA interoperability.
- Innovations in EDA automated flows for small chiplets, SoC, stack, and substrates, including synthesis, routing, timing, SI/PI/thermal analysis, verification, and security.
- EDA-enabled incorporation and co-optimization of chiplets of different sizes in a large platform design including logical electrical, photonic, thermal, and mechanical models; and advances in seamless integration of the chip to package.



## **Next Steps**



- Visit <u>CHIPS.gov</u> for resources, including:
  - Funding Updates List
  - Funding Opportunities
  - Vision for Success papers
  - Applicant Guides and Templates
  - FAQs and fact sheet
- Join our mailing list
- Contact us at <u>askchips@chips.gov</u>

#### **Collaboration is Critical for Success Materials** EDA and vendors substrate suppliers **System** Chiplet houses **Educational** fabricators institutions and end users Equipment Chiplet **OSATS** and **Prototypes** and tool designers **IDMs** vendors Thermal and connector solutions

We encourage you to begin identifying your individual contributions to the ecosystem as well as partners who can help accomplish the vision and goals of the NAPMP.



## Thank you!

## askchips@chips.gov